# Planning and analysis of Dadda DQ4:2

# PrashantV.Joshi<sup>1</sup>, Mohammed Omar Hasan<sup>2</sup>

<sup>1</sup>School of ECE, REVA UNIVERSITY, Bangalore <sup>2</sup>School of ECE,REVA UNIVERSITY, Bangalore <sup>1</sup>prashantvjoshi@reva.edu.in, <sup>2</sup>ms426728@gmail.com

Article History: Received: 11 January 2021; Revised: 12 February 2021; Accepted: 27 March 2021; Published online: 10 May 2021

**Abstract:** In our paper, we assume four compressor 4:2 compressor, which require the adaptability of exchanging between the specific and inexact working modes. In the estimated mode, these double superiority compressors give higher paces what's more, minor power utilizations at the expense of minor exactness. Every one in these four .compressors has its own degree of precision in the estimated mode just as various deferrals and force disseminations in the inexact and precise modes. Using the four compressors in the constructions of equal multipliers gives configurable multipliers whose exactnesses (just as their forces and paces) may change progressively throughout the runtime. The force decrease from the specific 4:2 compressors to the estimated 4:2 compressor is demonstrated. With the utilization of accessible 8x8Dadda Multiplier, planned a 16x16and 32x32Dadda Multiplier. Four diverse surmised multipliers are planned with the assistance of double quality 4:2 compressors which can be used either as accurate compressor or inexact compressor. These multipliers are thought about in terms of territory and postponement.

Keywords— 4:2compressor, precision, surmised registering, configurable, delay, power.

#### 1. Introduction

Surmised equipment circuits, in spite of programming approximations, offer semiconductors decrease, less of energetic and spillage power, minor circuit postponement, and occasion for cutting back. Inspired by the restricted examination on surmised compressors, contrasted and the broad examination on surmised adders, and unequivocally the absence of surmised procedures focusing on the fractional item age, we present the incomplete item hole technique for making surmised multipliers.

We preclude the generation of some halfway items, in this manner decreasing the quantity of halfway items that must be collected; we decline the zone, force, and profundity of the amassing tree. By decreasing the quality (exactness), the postponement as well as force utilization of the unit might be diminished. What's more, some computerized frameworks, like broadly useful processors, may be used for all of them inexact and precise calculation modes [4]. A methodology for accomplishing this element is to utilize an inexact unit alongside a comparing amendment unit. The revision unit, nonetheless, builds the postponement, force, and area over the circuit. Likewise, a mistake Correction system may takemore than one clock cycle, that could, thus, hinder the handling further.

The most usually utilized methods for the generation of surmised math devices or blocks are truncation, voltage through/over scaling (VOS) and improvement of rationale. Broad exploration had been directed on rough location giving critical additions as far as region and force while uncovering little mistake. To meet the force and speed determinations, an assortment of techniques at completely distinctive style reflection levels are proposed. Rough registering approaches are upheld accomplishing the objective determinations at the estimation of lessening the calculation precision [4].

The approach is additionally utilized for applications any place there's not a solitary answer and additionally a gathering all the answers near the right outcome are regularly adequate [5]. These applications incorporate interactive media framework measure, AI, signal cycle, and distinctive blunder tough calculations. Surmised math units are fundamentally dependent on the improvement of the math unit's circuits [6]. There are a few past mechanism that represent considerable authority in rough multipliers which give higher rates and less power utilizations at the estimation lesser correctness. Nearly, the entirety of the anticipated surmised multipliers are fundamentally founded on having a set degree of precision all through the runtime. The runtime exactness re configurability, notwithstanding, is considered as a supportive element for giving very surprising degrees of nature of administration all through the framework activity [6]–[8]. Here, by diminishing the norm (precision), the delay or potentially power utilization of the unit is moreover diminished. Also, some computerized frameworks, as broadly useful processors, are additionally used for each inexact and calculation styles [4]. A methodology for accomplishing this element is to utilize an inexact unit close by a comparing rectification unit. The remedy piece, in any case, will expand the postponement, force, and space overhead of the circuit. Additionally, the blunder remedy technique could need more than one clock cycle (see [9]), that may, thus,

hinder the cycle extra. In this paper, we tend to propose four double superiority reconfigurable inexact 4:2 compressor, which give the adaptability of exchanging among the what's more, inexact usable modes during the runtime. The multipliers are likewise used inside the structures of dynamic quality configurable equal multipliers.

## 2. Literature survey

| Paper Title            | Y   | Contribution       | Method          | Advantages     | Disadv     |
|------------------------|-----|--------------------|-----------------|----------------|------------|
|                        | ear |                    |                 |                | antage     |
| Toward Energy-         | 2   | use of parallel    | Low-            | RMSE is        |            |
| Efficient Stochastic   | 018 | Sobol sequence in  | Discrepanc      | measure during |            |
| Circuits Using Para-   |     | SC achieves        | Sequences and   | random         |            |
| IlelSobol Sequences    |     | higher energy      | its methods as  | trail(10000)   |            |
|                        |     | efficiency,        | Helton sequence | •              |            |
|                        |     | higher             | and LFSR.       |                |            |
|                        |     | throughput,        |                 |                |            |
|                        |     | and                |                 |                |            |
|                        |     | shorter            |                 |                |            |
|                        |     | runtime            |                 |                |            |
| Low Discrepancy        | J   | Implemented        | Using           | It operates    |            |
| Sequences for Monte-   | uly | sobol, Helton,     | algorithm for   | in base-2.     |            |
| Carlo Simulations on   | 200 | Niederreiter, in   | generating      | Using gray     |            |
| Reconfigurable         | 8   | FPGA-optimized,    | Sobol sequence  | Code           |            |
| Platforms              |     | scalable           | in Modern Low   | recursion      |            |
|                        |     | designs.           | Discrepancy     |                |            |
|                        |     | It is optimized    | Sequences.      |                |            |
|                        |     | in parallization   |                 |                |            |
|                        |     | and applied to     |                 |                |            |
|                        |     | entire class of    |                 |                |            |
|                        |     | digital.           |                 |                |            |
| Stochastic Circuit     | 2   | clarifyingthe      |                 | Using the      |            |
| Design and Performance | 016 | potential benefits | Vector          | measure        |            |
| Evaluation of Vector   |     | of the stochastic  | Quantaization   | (TPA) and      |            |
| Quantization for       |     | VQ versus the      |                 | (EPO)          |            |
| Different Error        |     | conventionalbinar  |                 |                |            |
| Measures               |     | y VQ.              |                 |                |            |
| Dual-Quality 4:2       | 2   | Many designs       | Stochastic      | Applied in     | Reduc      |
| Compressors for        | 017 | of compressor in   | computing with  | VLSI using     | ed both of |
| Utilizing in Dynamic   |     | DADDA in two       | its algarithms  | DADDA          | power and  |
| Accuracy Configurable  |     | mode approx and    |                 | DQ4:2          | delay in   |
| Multipliers            |     | exact to reduce    |                 |                | the        |
|                        |     | power and delay    |                 |                | compresor  |

# 3. Methodology

As many of numerous works in planning inexact multipliers, the exploration endeavors on precision configurable inexact that are restricted. In this segment, we survey a portion of these works. In [10], a static portion strategy (SSM) is introduced, which plays out the increase procedure on a m-piece section beginning from the driving 1 digit of the info operands, **m**, that is equivalent to or more noteworthy than n/(base2). Subsequently,  $\mathbf{am} \times \mathbf{m}$  mux devours substantially less energy than  $\mathbf{an} \times \mathbf{n}$  mux. Additionally, a powerful reach fair multiplier (DRUM) multiplier, which chooses a**m**bit fragment, beginning from the first bit of the input operands, and circles the LSB of the shortened qualities to "1," has been proposed in [11]. In this design, the shortened qualities are increased and moved to one side to create the last yield. In spite of the fact that, by abusing more modest qualities for **m**, the design of [11] gives higher exactness plans than those of [10], its methodology requires using additional unpredictable hardware. A bioinspired estimated multiplier, called cracked exhibit multiplier, was proposed in [13]. In this design, some carry contains calculator cells, in each of them vertical and flat bearings during the summation of the fractional items, have been excluded to save the force and zone and decrease the delay. In [14], two inexact 4:2 compressor. have been recommended and used in Dadda multiplier.

The proposed compressor just worked in the surmised mode. In [1], by changing the Karnaugh guide of a  $2 \times 2$  multiplixer (discarding one condition into the Karnaugh map), an inexact  $2 \times 2$  multiplixer with an easier construction was proposed. This square might be utilized for building bigger multipliers. Additionally, in this paper, a mistake identification and rectification (EDC) circuit was proposed. An incorrect multiplixer plan procedure in light of upgrading the multiplixer in two increase and non-multiplication fragments was presented in [12]. The duplication part was built dependent on the traditional multipliers while the non-multiplication part was executed in an inexact construction with a predefined esteem of compressor. It ought to be noticed that in each of the methods introduced in [1],[12] experience s effects of high relative mistakes. In [15], a high exactness surmised  $4 \times 4$  Wallace tree multiplier have been proposed. This multiplier utilized Dadda DQ 4:2 surmised counter prompting deferral and force decreases of the incomplete item phase of the  $4 \times 4$  Wallace tree.

This section, the recommended little multipliers were used to shape bigger multipliers. Because of the cluster design of an inexact multiplier, its deferral was huge. Also, an EDC unit was recommended to be utilized at the yield of the rough  $4 \times 4$  Wallace tree. The unit created the specific yield in the instance of the specific working mode. In [16], forproposing a rough adder and a little carry proliferation delay, the incomplete item decrease stage was accelerated. In this paper, the Exclusive-OR-entryway based error decrease unit was additionally proposed. In [17], a turningfounded rough multiplier (ROBA) has been suggested that round theinformation operands into the closest example of two. This method the augmentation activity got less difficult. It ought to be seen that anerror recovery unit ( in [1],[12], [15], also [16]) expands the force utilization and deferral of the multiplier. This infers that exactness configurable multipliers would have huge deferral and force overheads. In ourdesign, we propose compressors, that have the capacity of exchanging between the inexact what's more, careful modes with exceptionally little postponement and force overheads.

## **EXACT 4:2 COMPRESSORS**

To decrease the deferral of the incomplete item summation phase of equal multipliers, 4:2 and 5:2 compressors are broadly utilized [18]. A few compressor structures, which have been streamlined for at least one plan boundaries (e.g., delay, zone, or force utilization), was proposed [18], [19]. The focal point of this paper is on estimated 4:2 copressor. To begin with, a few foundation on the specific 4:2 compressor is introduced. The yields sum, carry, and Cout are introduced. The yields sum, carry, and Cout are acquired from

Sum =  $A_1 \oplus A_2 \oplus A_3 \oplus A_4 \oplus C_{in}(1)$ 

$$Carry = (A_1 \bigoplus A_2 \bigoplus A_3 \bigoplus A_4)C_{in} + (A_1 \bigoplus A_2 \bigoplus A_3 \bigoplus A_4)A_4 (2)$$
$$Cout = (A_1 \bigoplus A_2)A_3 + (A_1 \bigoplus A_2)A_1(3)$$

This sort of compressor, appeared schematically below Fig-1, has 4 sources of info (A1–A4) alongside an input carry (Cin), and 2 yields (total and carry) alongside a yield Cout. The interior design of an accurate 4:2 multiplier is made out of 2 sequentially associated full adders, it is shown in Fig-1. In this construction, the loads of the multitude of information sources and the total yield are something similar though the heaps of the carry and Cout produces are one binary bit position higher.



Fig-1: (a) Block representation of 4:2 compressor(b) Normal4:2 compressor

#### **Proposed 4:2 compressors**

In the paper four compressor that, double quality reconfigurable estimated DQ4:2 compressors, that give the capacity of exchanging between the specific and estimated working modes during the runtime.multipliers might be used in the design of dynamic superiority configurable with parallel multipliers. The fundamental constructions of the proposed compressors comprise of two pieces of estimated and advantageous. In the estimated mode, just the surmised part is dynamic while in the specific working mode, the advantageous part alongside certain segments of the estimated part is summoned.

The hachured enclose the inexact part demonstrates the parts, which are not divided among this what's more, valuable parts. The proposed dadda DQ4:2CS work into second precision methods of estimated, definite. During the rough mode, exclusively the inexact half is abused while the advantageous half is power gated. During the specific in activity mode, the advantageous and a couple of segments of the estimated parts are used Within the arranged construction, to decrease the office utilization and space, a large portion of the parts of the rough half additionally are utilized all through the definite in activity mode, we tend to utilize the office gating method to kill the unused components of the rough half. Inside the exact in activity mode, tri-state cushions are used to disengage the yields of the rough half from the primary yields.

During this style, the move between the estimated and exact in activity modes is brisk. In this way, it gives us the possibility of planning equal multipliers that are prepared to do move between totally unique precision levels all through the runtime. Then, we talk about the fundamental places of our four DQ4:2CS.

#### A) Structure(DQ4:2CS(1)):

For the surmised a piece of the originally anticipated DaddaDQ4:2C design, as demonstrated in illustrate Fig-2 the rough yield carry is straightforwardly associated with the information x4 (carry = A4), and furthermore, in a really comparable methodology, the surmised yield add is straightforwardly associated with Fig-2. (a) Approximate half and (b) generally construction of DQ4:2C2. Information  $x_1(sum = A_1)$ . Inside the estimated a piece of this design, the yield Cout is dismissed. Though the estimated a section of this construction is fundamentally brisk and low power, with error rate is huge (62.5%). The power, beneficial a piece of this construction is an unequivocal 4:2 Compressors. The design of the anticipated arrangement is appeared in Fig-3-b Within the genuine employable mode, the deferral of this design is concerning indistinguishable as that of the precise 4:2 compressor.



Fig-2. (a) Approx half and (b) generally construction of DQ4:2C2

#### B) Structure(DQ4:2CS(2)):

Inside the initial design, while disregarding Cout worked on the inside design of the decrease phase of the increase, itserror was enormous, contrasted and the DQ4:2C1 in the second structure the yield Cout is created by interfacing it on to the information  $A_3$  inside the rough half. Fig-3 five shows the inside design of the rough half and furthermore in general design of DQ4:2CS2. While anerror rate of this design is that equivalent to that of DQ4:2C1, to be specific, 62.5%, its general mistake is lower.



#### C) Structure (DQ4:2CS(3)):

The past structures, in the inexact usable mode, had most force and postponement decreases contrasted and those of the exact compressor. In certain applications, in any case, a better precision could likewise be required. Inside the third design, the precision of the inexact working mode is improved by expanding the intricacy of the guess. During this structure, the precision of yield advertisements is expanded. The same as DQ4:2CS1, the inexact a piece of this structure doesn't uphold yield Cout. Error rate of this design, in any case, is decreased to five 100 th. The general design of DQ4:2CS3 is appeared in Fig-4 where the valuable half is implanted in an incredibly red broken line square shape. Note that during this design, the used NAND entryway of the inexact half isn't utilized all through the exact usable mode. Consequently, during this usable mode, we propose separating give voltage of this entryway by abuse the force gating.



Fig-4: Overall Structure of DQ4:2CS3.

### D) Structure (DQ4:2CS(4)):

During this construction, we will general improve the exactness of the yield convey thought about there upon of DQ4:2CS(3) at the estimation of bigger deferral and force utilization any place the mistake rate is diminished to 31.25%. The inside design of the rough half and along these lines the general construction of DQ4:2CS4are appeared in Fig-4. . the door of the estimated half, controlled OFF all through the exact Operative style.

### 4. Proposed approximate multipliers

Dadda Multiplier can be executed utilizing the above proposed double quality 4:2 compressor. The decrease hardware for 8 bitsdaddamultiplier.A legitimate mix of the proposed compressor might be used to accomplish a superior compromise between the exactness and plan boundaries. As an alternative, the utilization in each DQ4:2CS(1) and CS(4) for the Least Significant Bit and Most Significant Bit parts in the increase, separately, is recommended here. The yield of output for this multiplier are implied by DQ4:2Cmixed. Themultipliers are looked at by the inexact DQ4:2 multipliers executed by 2's earlier planned inexact 4:2 compressor just as the configurable multiplier. Furthermore, some state of-the-workmanship inexact multiplier plans, which try not to utilize estimated compressors, are thought of. The component of multipliers incorporate 32-bit unsigned ROBA "U-ROBA", SSM with a portion size 8 (SSM8), and DRUM with a portion size 6 (DRUM6). The overall design of the decrease hardware in a 8-cycle DQ4:2 multiplier, thatstyles utilization ofDadda compressor.

#### 5. Simulation results & comparison analysis

In this segment, the examination, which is performed by using proposed double quality 4:2 compressor in the Daddaassembly, the plan boundaries of the multipliers are contrasted and components of the specific DaddaDQ4:2, inexact Dadda multipliers acknowledged utilizing the proposed four multiplier. Additionally, XILINX ISE 14.7 plansuite was utilized for the recreation of the plan. Also, the boundaries of existing framework were additionally taken as reference esteems to contrast and the proposed plan. Then, the adequacy of the proposed blowers in their precise working mode used in the DQ4:2compressor will be contrasted and that of the proposed rough multiplier in a similar mode. At lastall the considered rough multipliers are looked at dependent on distinctive precision and plan boundaries.

The simulation results for the specific and rough 32x32, 16 x16Dadda multiplier utilizing the proposed compressor are as demonstrated in the figs 5, 6 respectively

| Name          | Value         | 0 ns         | 20 ns    | 40 ns       | 60 ns       | 80 ns        | 100 ns        | 120   |
|---------------|---------------|--------------|----------|-------------|-------------|--------------|---------------|-------|
| 🕨 📑 ri1[7:0]  | XXXXXXXXXXXXX | X 1000       | 0000     | 11000 11100 | 10000X10010 | 11000X11110X | 10000X10001X1 | .1000 |
| ▶ =6 ri2[7:0] | 2000000000    | XXXXXXXXXXX  | 0 01100) | 00000 00010 | 01000 01110 | 00000        | 01000         | 0000  |
| 16 clk        | 0             |              |          |             |             |              |               |       |
| 1& cir        | 1             |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               |              |          |             |             |              |               |       |
|               |               | X1: 0.000 pc |          |             |             |              |               |       |



|                    | 615   | derre   | 208 ns    |        | FEIns | 500 rs       |
|--------------------|-------|---------|-----------|--------|-------|--------------|
| 1650               | 1 893 | 7056810 | 115955187 | 635264 | (     | 43593968     |
| 🕨 📲 aj 6 di 🛛 5115 |       | 12945   | 12673     | 75     | 1     | \$1 <b>5</b> |
| ► 👹 \$()5() 4512   |       | ) 5558  | \$119     | 86     |       | 4572         |

Fig-6: Exact simulation result for 16x16 multiplier

Normallymultiplier uses LUT by 2400 LUTs in every bit length 8x8, 16x16 and 32x32. We can notice by increasing used LUTs in 32x32 to 2063 LUTs out of 2400LUTs compare with 16 or 8 resepectively(484LUTs, 108 LUTs) shown in table-I

| Architecture | Delay(ns) |
|--------------|-----------|
| 32x32 bit    | 26.735    |
| 16x16 bit    | 22.725    |
| 8x8          | 18.831    |

Table-I:Power comparison among DQ4:2 multipliers

|                  | 322           | K32 Bit                | 16X           | 16 Bit                     | 8x8 bit       |               |
|------------------|---------------|------------------------|---------------|----------------------------|---------------|---------------|
| architectu<br>re | Delay<br>(ns) | Power<br>( <b>µW</b> ) | Delay<br>(ns) | Powe<br>r<br>( <b>µW</b> ) | Delay<br>(ns) | Power<br>(µW) |
| Dadda<br>DQ4:2C1 | 1.56          | 10510                  | 1.21          | 2337                       | 0.35          | 98            |
| Dadda<br>DQ4:2C2 | 1.57          | 10556                  | 1.21          | 2340                       | 0.46          | 93            |
| Dadda<br>DQ4:2C3 | 1.57          | 10538                  | 1.22          | 2340                       | 0.49          | 194           |

Vol.12 No.11 (2021), 6974-6981

Research Article

| Dadda<br>DQ4:2C4         | 1.58 | 10565 | 1.22 | 2347 | 0.53 | 205 |
|--------------------------|------|-------|------|------|------|-----|
| Dadda<br>DQ4:2Cmi<br>xed | 1.57 | 10558 | 1.21 | 2341 | 0.52 | 135 |

TABLEII: delay and power of Multipliexer in design for bits stream.

### 6. Conclusion

In our paper, we introduced 4 compressors of DaddaDQ4:2CS, that had the adaptability of exchanging with the specific and rough working modes. In the inexact mode, these multipliers gave higher rates and less power utilizations atthe expense of lower exactness. Every one of these blowers had its own degree of exactness in the estimated mode just as various deferrals and forces in the roughandprecise modes. These blowers were utilized in the construction of a 32-bitDadda DQ4:2multipliersto give a configurable multiplier whose precision (same its powerand speed) could be changed powerfully through the runtime. All things considered,46% in delay, 68% in ingestion of power utilization in the rough mode contrasted and those of the as of late recommended inexact compressor. Overall, about 33% reduced from NED contrasted and the cutting edge compressor based rough multipliers. When contrasting and non-compressor based estimated on it, the error of the planned compressors were higher while the plan boundaries were extensively well. At last, An examinations appeared that the multipliers acknowledged dependent onby and large, about 93% lesser than normal.

### 7. Acknowledgment

The authors are gratefully acknowledge the facilities and support provided by the director of the school of Electronics And Communication Engineering of REVA UNIVERSITY, We also extend thanks to all teaching and non-teaching staff who had helped directly or indirectly to make this project successful.

#### References

- 1. P. Kulkarni, P. Gupta, and M. Ercegovac, "Trading accuracy for power with an under designed multiplierrchitecture," in Proc. 24th Int. Conf.VLSI Design, Jan. 2011, pp. 346–351.
- 2. D. Baran, M. Aktan, and V. G. Oklobdzija, "Multiplier structures for lowpower applications in deep-CMOS," in
- 3. Proc. IEEE Int. Symp. CircuitsSyst. (ISCAS), May 2011, pp. 1061–1064.
- 4. S. Ghosh, D. Mohapatra, G. Karakonstantis, and K. Roy, "Voltage scalable high-speed robust hybrid arithmeticunits using adaptive clocking,"IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 18, no. 9,pp. 1301–1309, Sep. 2010.
- 5. O. Akbari, M. Kamal, A. Afzali-Kusha, and M. Pedram, "RAP-CLA:A reconfigurable approximate carry look-head adder," IEEE Trans.Circuits Syst. II, Express Briefs, doi: 10.1109/TCSII.2016.2633307.
- A. Sampson et al., "EnerJ: Approximate data types for safe and generallow-power computation," in Proc. 32<sup>nd</sup>
- 7. ACM SIGPLAN Conf. Program.Lang. Design Implement. (PLDI), 2011, pp. 164–174.
- A. Raha, H. Jaya kumar, and V. Raghunathan, "Input-based dynamic reconfiguration of approximate arithmetic nits for video encoding, "IEEE Trans. Very Large Scale Integr. (VLSI) Syst., vol. 24, no. 3,pp. 846–857, May 2015.
- 9. J. Jovenet al., "QoS-driven reconfigurable parallel computing forNoC-based clustered MPSoCs," IEEE Trans. Ind. nformat., vol. 9, no. 3,pp. 1613–1624, Aug. 2013.
- 10. R. Ye, T. Wang, F. Yuan, R. Kumar, and Q. Xu, "On reconfiguration oriented approximate adder design and its pplication," in Proc. IEEE/ACM Int. Conf. Comput. Aided Design (ICCAD), Nov. 2013, pp. 48– 54.
- 11. M. Shafique, W. Ahmad, R. Hafiz, and J. Henkel, "A low latency generic accuracy configurable adder," in Proc. 2<sup>nd</sup> ACM/EDAC/IEEE DesignAutom. Conf. (DAC), Jun. 2015, pp. 1–6.
- 12.S. Narayanamoorthy, H. A. Moghaddam, Z. Liu, T. Park, and N. S. Kim, "Energy-efficient approximate multiplication for digital signal processingand classification applications," IEEE Trans. Very Large ScaleIntegr. (VLSI)
- 13. Syst., vol. 23, no. 6, pp. 1180–1184, Jun. 2015.
- 14.S. Hashemi, R. I. Bahar, and S. Reda, "DRUM: A dynamic range unbiased multiplier for approximate

15. Applications," in Proc. IEEE/ACM Int.Conf. Comput.-Aided Design (ICCAD), Austin, TX, USA, Nov. 2015, pp. 418425.

16.K. Y. Kyaw, W. L. Goh, and K. S. Yeo, "Low-power high-speed multiplier for error-tolerant application," in Proc. IEEE Int. Conf. Electron Devices Solid-State Circuits (EDSSC), Dec. 2010, pp. 1–4.

- 17.H. R. Mahdiani, A. Ahmadi, S. M. Fakhraie, and C. Lucas, "Bio-inspiredimprecise computational blocks for efficient VLSI implementation ofsoft-computing applications," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 57, no. 4, pp. 850–862, Apr. 2010.
- 18. A. Momeni, J. Han, P. Montuschi, and F. Lombardi, "Design and analysis of approximate compressors for
- 19. Multiplication," IEEE Trans. Comput., vol. 64, no. 4, pp. 984–994, Apr. 2015.
- 20. C. H. Lin and I. C. Lin, "High accuracy approximate multiplier witherror correction," in Proc. IEEE 31st Int. Conf.
- 21. Comput. Design (ICCD), Oct. 2013, pp. 33-38.
- 22. C. Liu, J. Han, and F. Lombardi, "A low-power, high-performanceapproximate multiplier with configurable partial error recovery," in Proc.Conf.Design, Autom. Test Eur. (DATE), 2014, Art. no. 95.
- 23. R. Zendegani, M. Kamal, M. Bahadori, A. Afzali-Kusha, and M. Pedram, "RoBA multiplier: A roundingbased
- 24. approximate multiplier for high-speed yet energy-efficient digital signal processing,"IEEE Trans. Very Large Scale integr. (VLSI) Syst., doi:10.1109/TVLSI.2016.2587696.
- 25. C. H. Chang, J. Gu, and M. Zhang, "Ultra low-voltage low-power CMOS 4-2 and 5-2 compressors for fast
- 26. arithmetic circuits," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 51, no. 10, pp. 1985–1997, Oct. 2004.
- 27.D. Baran, M. Aktan, and V. G. Oklobdzija, "Energy efficient implementation of parallel CMOS multipliers with
- improved compressors,"inProc. ACM/IEEE Int. Symp. Low-Power Electron. Design (ISLPED), Aug. 2010, pp. 147–52.
- 29. J. Liang, J. Han, and F. Lombardi, "New metrics for the reliability of approximate and probabilistic adders," IEEE
- 30. Trans. Comput., vol. 62, no. 9, pp. 1760-1771, Sep. 2013.
- 31. (2016). NanGate—The Standard Cell Library Optimization Company.[Online]. Available:
- 32. http://www.nangate.com/
- 33. RE-RANKING SEARCH IMAGES USING SEMANTIC SIGNATURE OF QUERY KEYWORD, Chaudhari Pankaj Sunil, Mr. Kailash Patidar, Mr. Rishi Kushwah, International Journal Of Advance Research In Science And Engineering http://www.ijarse.com IJARSE, Volume No. 10, Issue No. 01, January 2021 ISSN-2319-8354(E).
- 34. M. S. K. Lau, K. V. Ling, and Y. C. Chu, "Energy-aware probabilisticmultiplier: Design and analysis," in Proc. Int. conf. Compil., Archit., Synth. Embedded Syst., 2009, pp. 281–290.
- 35. H. R. Myler and A. R. Weeks, The Pocket Handbook of Image ProcessingAlgorithms in C. Englewood Cliffs, NJ,
- 36.SA: Prentice-Hall, 2009.
- 37. Sipi.usc.edu. (2016).SIPI Image Database.[Online].Available:http://sipi.usc.edu/database/
- 38.Z. Wang, A. C. Bovik, H. R. Sheikh, and E. P. Simoncelli, "Imagequality assessment: From error visibility to structural similarity," IEEE Trans. Image Process., vol. 13, no. 4, pp. 600–612, Apr. 2004.
- 39. Trace.eas.asu.edu.(2016).YUV sequence [Online]. Available : http://trace.eas.asu.edu/yuv/
- 40. Dual-Quality 4:2 Compressors for Utilizing in Dynamic Accuracy Configurable Multipliers by Omid Akbari, Mehdi
- 41. Kamal, Ali Afzali-kusha, and Massoud pedram April 2017